## KIIT POLYTECHNIC, BHUBANESWAR

## LESSON PLAN Session (2022-2023)

| <b>Discipline:</b> Computer | Semester: 3 <sup>rd</sup> , W/2022 | Name of the faculty: Satya Narayan |
|-----------------------------|------------------------------------|------------------------------------|
| Science & Engineering       |                                    | Sahoo                              |
|                             |                                    | Email: sahoonsatya@gmail.com       |
| Subject: Computer           | No. of Days/week: 04               | <b>Start Date:</b> 14/09/2022      |
| System Architecture,        |                                    | <b>End Date:</b> 21/01/2023        |
| (Th-1)                      |                                    |                                    |

| Week                            | Class Day       | Theory Topics                                            |  |
|---------------------------------|-----------------|----------------------------------------------------------|--|
| 1 <sup>st</sup> 1 <sup>st</sup> |                 | 1. Introduction to Basic structure of computer hardware  |  |
|                                 | 2 <sup>nd</sup> | Introduction of computer                                 |  |
|                                 | 3 <sup>rd</sup> | Basic Structure of computer                              |  |
|                                 | 4 <sup>th</sup> | computer hardware                                        |  |
| $2^{\text{nd}}$                 | 1 <sup>st</sup> | Functional Units                                         |  |
|                                 | 2 <sup>nd</sup> | Computer components                                      |  |
|                                 | 3 <sup>rd</sup> | Performance measures                                     |  |
|                                 | 4 <sup>th</sup> | Memory addressing & Operations                           |  |
| 3 <sup>rd</sup>                 | 1 <sup>st</sup> | Revision                                                 |  |
|                                 | 2 <sup>nd</sup> | 2. Introduction to Instructions & instruction Sequencing |  |
|                                 | 3 <sup>rd</sup> | Fundamentals to instructions                             |  |
|                                 | 4 <sup>th</sup> | Operands                                                 |  |
| 4 <sup>th</sup>                 | 1 <sup>st</sup> | Op Codes                                                 |  |
|                                 | 2 <sup>nd</sup> | Instruction formats                                      |  |
|                                 | 3 <sup>rd</sup> | Addressing Modes                                         |  |
|                                 | 4 <sup>th</sup> | Continuing addressing modes                              |  |
| 5 <sup>th</sup>                 | 1 <sup>st</sup> | Revision                                                 |  |
|                                 | 2 <sup>nd</sup> | Question answer discussion                               |  |
|                                 | 3 <sup>rd</sup> | 3. Introduction to Processor System                      |  |
|                                 | 4 <sup>th</sup> | Register Files                                           |  |
| 6 <sup>th</sup>                 | 1 <sup>st</sup> | Complete instruction execution                           |  |
|                                 | 2 <sup>nd</sup> | Hardware control                                         |  |
|                                 | 3 <sup>rd</sup> | Micro program control                                    |  |
|                                 | 4 <sup>th</sup> | Revision                                                 |  |
| $7^{\rm th}$                    | 1 <sup>st</sup> | Quiz – 1                                                 |  |
|                                 | 2 <sup>nd</sup> | 4. Introduction to Memory System                         |  |
|                                 | 3 <sup>rd</sup> | Memory characteristics                                   |  |
|                                 | 4 <sup>th</sup> | Memory hierarchy                                         |  |
| 8 <sup>th</sup>                 | 1 <sup>st</sup> | RAM and ROM organization                                 |  |
|                                 | 2 <sup>nd</sup> | Continuing about RAM and ROM organization                |  |
|                                 | 3 <sup>rd</sup> | Interleaved Memory                                       |  |
|                                 | 4 <sup>th</sup> | Cache memory                                             |  |
| 9 <sup>th</sup>                 | 1 <sup>st</sup> | Virtual memory                                           |  |

|                  | $2^{\text{nd}}$ | Revision                                            |  |
|------------------|-----------------|-----------------------------------------------------|--|
|                  | 3 <sup>rd</sup> | Question answer discussion                          |  |
|                  | 4 <sup>th</sup> | 5. Introduction to Input – Output System            |  |
| 10 <sup>th</sup> | 1 <sup>st</sup> | Input - Output Interface                            |  |
|                  | $2^{\text{nd}}$ | Modes of Data transfer                              |  |
|                  | $3^{\rm rd}$    | Programmed I/O Transfer                             |  |
|                  | $4^{	ext{th}}$  | Interrupt driven I/O                                |  |
| 11 <sup>th</sup> | 1 <sup>st</sup> | DMA                                                 |  |
|                  | $2^{nd}$        | I/O Processor                                       |  |
|                  | $3^{\rm rd}$    | Continuing I/O Processor                            |  |
|                  | $4^{th}$        | Revision                                            |  |
| 12 <sup>th</sup> | 1 <sup>st</sup> | Question answer discussion                          |  |
|                  | $2^{nd}$        | 6. Introduction to I/O Interface & Bus architecture |  |
|                  | $3^{\rm rd}$    | Bus and System Bus                                  |  |
|                  | $4^{	ext{th}}$  | Types of System Bus                                 |  |
| 13 <sup>th</sup> | 1 <sup>st</sup> | Bus Structure                                       |  |
|                  | $2^{\text{nd}}$ | Basic Parameters of Bus design                      |  |
|                  | $3^{\rm rd}$    | SCSI                                                |  |
|                  | $4^{	ext{th}}$  | USB                                                 |  |
| 14 <sup>th</sup> | 1 <sup>st</sup> | Revision                                            |  |
|                  | $2^{nd}$        | Quiz – 2                                            |  |
|                  | 3 <sup>rd</sup> | 7. Introduction to Parallel Processing              |  |
|                  | $4^{th}$        | Parallel Processing                                 |  |
| 15 <sup>th</sup> | 1 <sup>st</sup> | Linear Pipeline                                     |  |
|                  | $2^{nd}$        | Multiprocessor                                      |  |
|                  | $3^{\rm rd}$    | Flynn"s Classification                              |  |
|                  | $4^{	ext{th}}$  | Revision                                            |  |